3.1 What is 5ED4 – 07A4 when these values represent unsigned 16-bit hexadecimal numbers? The result should be written in hexadecimal. Show your work.

```
Convert both numbers to decimals:
```

```
5ED4 (hex) = 24244 (decimal) 

(5ED4)<sub>16</sub> = (5 \times 16^3) + (14 \times 16^2) + (13 \times 16^1) + (4 \times 16^0) = (24276)_{10} 

07A4 (hex) = 1956 (decimal). 

(07A4)<sub>16</sub> = (0 \times 16^4) + (7 \times 16^3) + (10 \times 16^2) + (4 \times 16^1) + (-16 \times 16^0) = (1956)_{10} 

Subtract the second number from the first. 

24244 (decimal) - 1956 (decimal) = 22288 (decimal) 

Convert the decimal result back to hexadecimal: 

22288 (decimal) = 57C0 (hexadecimal) 

(22288)/16 = 1393 R0 place0 

(1393)/16 = 87 R1 place1
```

3.2 What is 5ED4 – 07A4 when these values represent signed 16-bit hexadecimal numbers stored in sign-magnitude format? The result should be written in hexadecimal. Show your work. 5ED4 (hex) = 24276 (decimal)

For 07A4 (hex), the leftmost bit is also 0, so the value is positive:

place2

place3

07A4 (hex) = 1956 (decimal)

To subtract 07A4 from 5ED4, we can subtract the decimal values as we did in part 3.1:

24244 - 1956 = 22288

(87)/16 = 5

(5)/16 = 0

5ED4 - 07A4 = 57C0 in sign-magnitude format.

R7

R5

3.3 Convert 5ED4 into a binary number. What makes base 16 (hexadecimal) an attractive numbering system for representing computer values?

5 in hexadecimal is 0101 in binary.

E in hexadecimal is 1110 in binary.

D in hexadecimal is 1101 in binary.

4 in hexadecimal is 0100 in binary.

It's easy to split up into 4 different sets of 4 bits

5ED4 in hexadecimal is equivalent to 01011110110100 in binary.

3.7 Assume 185 and 122 are signed 8-bit decimal integers stored in sign-magnitude format. Calculate 185 + 122. Is there overflow, underflow, or neither?

```
185 = 0 01111010
```

Since both numbers have the same sign bit (0), we can perform addition as usual:

10111001 + 01111010 = 1 00110011

The remaining bits represent the magnitude of the number, which is 00110011 in binary or 51 in decimal. Therefore, the sum of 185 and 122 in sign-magnitude format is -51. In this case, there is no overflow or underflow since the result is within the range of representable integers for 8-bit signed integers in sign-magnitude format.

3.17 As discussed in the text, one possible performance enhancement is to do a shift and add instead of an actual multiplication. Since  $9 \times 6$ , for example, can be written  $(2 \times 2 \times 2 + 1) \times 6$ , we can calculate  $9 \times 6$  by shifting 6 to the left three times and then adding 6 to that result. Show the best way to calculate  $0 \times 33 \times 0 \times 55$  using shifts and adds/subtracts. Assume both inputs are 8-bit unsigned integers.

```
0x33 = 3*161 + 3*160 = 51 = 25 + 24 + 2 + 1 = 0000000000110011
and, 0x55 = 5*161 + 5*160 = 85 = 26 + 24 + 22 + 1 = 0000000001010101
Now, we can write the equation as,
0x33 * 0x55 = (2^5 + 2^4 + 2 + 1) * 0x55
```

By using shifts and adds, we assume the result is of 32-bit and initialize it as zero and, add 0x55 into the result by shifting it 5 times, then 4 times, then 1 time and then 0 time in left. The value of the result is: 0000000000000000000011101111 = 10EF(in hexadecimal) = 4335(in decimal)

3.39 Calculate ( $1.666015625 \times 100 \times 1.9760 \times 104$ ) + ( $1.666015625 \times 100 \times -1.9744 \times 104$ ) by hand, assuming each of the values is stored in the 16-bit half precision format described in Exercise 3.27 (and also described in the text). Assume 1 guard, 1 round bit, and 1 sticky bit, and round to the nearest even. Show all the steps, and write your answer in both the 16-bit floating point format and in decimal.

| CO | MS 37 | 11/4 | IA : | 3+4   |      |      |      |            |        |     |      |     |     |       |       |      |       |                            |       |       |       |      |    |  |
|----|-------|------|------|-------|------|------|------|------------|--------|-----|------|-----|-----|-------|-------|------|-------|----------------------------|-------|-------|-------|------|----|--|
|    | Q     | 3.3  | 9)   | 100   | vlat | •    | 1.   | 660        | 6      | 56  | 252  | Jo° | >(1 | .97   | 60 >  | 104  | + -1  | .97                        | 44;   | × 104 | )     |      |    |  |
|    |       |      |      |       |      |      |      |            | 100000 |     |      |     |     | 10000 |       |      |       | CONTRACTOR OF THE PARTY OF |       |       |       |      | 14 |  |
|    | Az    |      | -    | =     | 1610 | 101  | 010  | 2          | ,      | R   | 1    | 9.  | 00  | 1101  | 011 ( | ニー   | e .   | -1'                        | 00    | 101   | 001   | 0×°  | 2  |  |
|    | >     | Stan |      | _     |      |      |      |            |        |     |      | 1   | 4   |       |       |      |       |                            |       |       |       |      |    |  |
|    | Frac  | tion | 1    | B10.2 | A    | 1    | -10  | 101        | 010    | 10  |      |     |     |       |       |      |       |                            |       |       |       |      |    |  |
|    |       |      |      |       | BX   | 1    | . 00 | 111        | 010    | 110 |      | 2 6 | 1   |       |       |      |       |                            |       |       |       |      |    |  |
|    |       |      |      |       |      |      | 1    | 3 13 15 15 |        | 510 |      |     |     |       |       |      |       |                            |       |       |       |      |    |  |
|    |       |      |      |       |      |      |      | 10         |        |     |      |     |     |       |       |      |       |                            |       |       |       |      |    |  |
|    |       |      |      |       | 1 10 | -    |      |            |        |     |      |     |     | one   | = 1.  | 9,   | GNE   | po                         | 5 =   | = 1   | eg    |      |    |  |
|    |       |      | -    | 1     | 1010 | 010  | 010  | 10         |        |     |      |     |     |       |       | 4    |       |                            |       |       |       |      |    |  |
|    |       |      |      | 10    | . 00 | () ( | 00   | 1          | 00     | 110 | 00 1 | 111 |     | NOI   | Mali  | ze   | , add | 1                          | to.   | the   | exp   | blen | 4  |  |
|    | Ax    | B.   | = 1  | . 60  | 000  | 00   | 10   | 1×2        | is     | 110 |      |     |     |       |       |      |       |                            |       |       |       |      |    |  |
|    |       |      |      |       |      |      |      |            |        |     |      |     |     |       |       | 0    | 1     | 1                          | . ( - | ( - / | 100   | 2    | 1  |  |
|    | A     | ( =  | : 1. | 01    | 000  | 000  | 0 1  | 1 11       | 10     | 111 | 010  | 00  |     | Guar  | d=1   | , 10 | uno = | 1                          | 3716  |       | 1 - 1 | 00   | nd |  |
| 1  | 1     | 1    | 1    | . 0   | 000  | 00   | 0 1  | 00         | ×      | 215 |      |     |     |       |       |      |       |                            |       |       | -     |      |    |  |
|    | AX    |      | 1    |       |      |      |      |            |        |     |      |     | As  | -B    | 1     | 00   | 500   | $\infty$                   | 100   | 1x 2  | 15    |      |    |  |
|    |       |      |      |       |      |      |      |            |        |     | 1    |     | A   |       | 1     | . 00 | 100   | 000                        | ) (0  | 0×2   | 379   | 5    |    |  |
|    |       |      |      |       |      |      |      |            |        |     | A    | x K | ++  | IXC   | 0     | - (  | DOOL  | 00                         | 00    | 01.   | × ×   | -    |    |  |

4.1 Consider the following instruction: Instruction: AND Rd, Rn, Rm Interpretation: Reg[Rd] = Reg[Rn] AND Reg[Rm]

4.1.1 What are the values of control signals generated by the control in Figure 4.10 for this instruction?

The control signals intended for this AND instruction be,

```
ffrite =1
memRead =0
MemWrite = 0
ALU Mux =1
ALU Op =AND
RegMux =1, ALU Branch = 0
```

4.1.2 Which resources (blocks) perform a useful function for this instruction? The blocks, ALU, Registers, PC, and instruction memory are useful, except the block data memory is not useful.

4.1.3 Which resources (blocks) produce no output for this instruction? Which resources produce output that is not used?

Block Data Memory does not produce any output for this AND-instruction. The block BranchAdd produces output that is not utilized for this AND instruction. The production of BranchAdd is useful simply for Brach instruction.

4.2 Explain each of the "don't cares" in Figure 4.18.

There are 3 "don't care" values in the table denoted by "X".

These "don't care" values represent settings for unnecessary control signals or not required for a particular instruction. The designer can select any value in these "don't care" fields by understanding the system's behavior.

- 4.9 Consider adding a multiplier to the CPU shown in Figure 4.23. This addition will add 300ps to the latency of the ALU but will reduce the number of instructions by 5% (because there will no longer be a need to emulate the multiply instruction).
- 4.9.1 What is the clock cycle time with and without this improvement?

```
Clock cycle
```

```
= 1- men + Mux + ALU + MUI + MUX + D men + Regs.
```

- = 400 + 200 + 30 + 120 350 + 30 + 200
- = 1330 ps

Without multiplier:

Clock cycle = Regs + MUX + 1 - Men + ALU + MUX + Regs + D- Men

- = 400+200+30+420-350+200
- = 1630 ps
- 4.9.2 What is the speedup achieved by adding this improvement?

Speed without improvement:

1330ps/1630ps = about 0.815

Speed up with improvement:

4.9.3 What is the slowest the new ALU can be and still result in improved performance? To have improved performance, the cost/performance ratio should decrease. The slowest ALU latency for improved performance is 700 ps, which achieves better cost/performance ratio (2.76) compared to the original latency of 100 ps while still maintaining performance improvement.

4.18 Assume that X1 is initialized to 11 and X2 is initialized to 22. Suppose you executed the code below on a version of the pipeline from Section 4.5 that does not handle data hazards (i.e., the programmer is responsible for addressing data hazards by inserting NOP instructions where necessary). What would the final values of registers X3 and X4 be? ADDI X1, X2, #5 ADD X3, X1, X2 ADDI X4, X1, #15

The final values of registers X3 and X4 would be 33 and 26 respectively. The value of register X4 is not affected by the data hazard because it does not use the value of register X1. The final value of register X4 would be 26 (11 + 15).

4.19 Assume that X1 is initialized to 11 and X2 is initialized to 22. Suppose you executed the code below on a version of the pipeline from Section 4.5 that does not handle data hazards (i.e., the programmer is responsible for addressing data hazards by inserting NOP instructions where necessary). What would the final values of register X5 be? Assume the register file is written at the beginning of the cycle and read at the end of a cycle. Therefore, an ID stage will return the results of a WB state occurring during the same cycle. See Section 4.7 and Figure 4.51 for details. ADDI X1, X2, #5 ADD X3, X1, X2 ADDI X4, X1, #15 ADD X5, X1, X1 ADDI X1, X2, #5 adds the value of register X2 (which is 22) to the immediate value 5, resulting

in 27. The result is stored in register X1, so X1 now contains 27.

ADD X3, X1, X2 adds the value of register X1 (which is 27) to the value of register X2 (which is 22), resulting in 49. The result is stored in register X3, so X3 now contains 49.

ADDI X4, X1, #15 adds the value of register X1 (which is 27) to the immediate value 15, resulting in 42. The result is stored in register X4, so X4 now contains 42.

ADD X5, X1, X1 adds the value of register X1 (which is 27) to itself, resulting in 54. The result is stored in register X5, so X5 now contains 54.

Therefore, the final value of register X5 is 54.

4.20 Add NOP instructions to the code below so that it will run correctly on a pipeline that does not handle data hazards. ADDI X1, X2, #5 ADD X3, X1, X2 ADDI X4, X1, #15 ADD X5, X3, X2 ADDI X1, X2, #5

**NOP** 

NOP

ADD X3, X1, X2

ADDI X4, X1, #15

NOP

ADD X5, X3, X2